Abstract
This brief presents a capacitor-less digital low-dropout (DLDO) regulator, which has low steady-state voltage ripples ( V{RIPP} ) and low output noise, suitable for driving analog circuits in system-on-chip devices. To reduce V{RIPP} , a steady-state control based on Delta Sigma modulation and a clock multiplication technique are proposed. Thanks to the Delta Sigma operation, the proposed DLDO generates noise-shaped output voltage ( V{OUT} ), reducing V{RIPP} and improving its noise performance without using an output capacitor. The Delta Sigma -modulator-based controller is activated just during the steady state, triggered by a lock detector, which continuously tracks V{OUT} and compares it to a reference V{REF}. During the steady state, a cyclic time-to-pulse converter and a clock combiner generate an oversampling clock for the controller. The proposed DLDO was fabricated in a 110-nm CMOS process with an active area of 0.07 mm{2}. The measurement results demonstrate that at V{OUT} = 0.5 V, V{DD} = 0.6 V, and I{LOAD} = 500,,mu text{A} , the proposed DLDO achieves <1 mV of V{RIPP} , 17.5 dB of power supply rejection (PSR) at 1 MHz, and-151,,text{V}{2}rms/ Hz (dB) of power-spectral density at 51.2 kHz. Furthermore, the proposed DLDO achieves 99.77% of current efficiency and 0.25 mV/mA of load regulation while driving the maximum I{LOAD} of 40 mA.
Original language | English (US) |
---|---|
Article number | 9375480 |
Pages (from-to) | 1620-1624 |
Number of pages | 5 |
Journal | IEEE Transactions on Circuits and Systems II: Express Briefs |
Volume | 68 |
Issue number | 5 |
DOIs | |
State | Published - May 2021 |
Keywords
- capacitor-less
- Digital low-dropout regulator (LDO)
- power-supply rejection (PSR)
- steady-state voltage ripples
- supply noise sensitivity
- ΔΣ modulator
ASJC Scopus subject areas
- Electrical and Electronic Engineering