TY - GEN
T1 - LLMs and the Future of Chip Design
T2 - 2024 IEEE Computer Society Annual Symposium on VLSI, ISVLSI 2024
AU - Wang, Zeng
AU - Alrahis, Lilas
AU - Mankali, Likhitha
AU - Knechtel, Johann
AU - Sinanoglu, Ozgur
N1 - Publisher Copyright:
© 2024 IEEE.
PY - 2024
Y1 - 2024
N2 - Chip design is about to be revolutionized by the integration of large language, multimodal, and circuit models (collectively LxMs). While exploring this exciting frontier with tremendous potential, the community must also carefully consider the related security risks and the need for building trust into using LxMs for chip design. First, we review the recent surge of using LxMs for chip design in general. We cover state-of-the-art works for the automation of hardware description language code generation and for scripting and guidance of essential but cumbersome tasks for electronic design automation tools, e.g., design-space exploration, tuning, or designer training. Second, we raise and provide initial answers to novel research questions on critical issues for security and trustworthiness of LxM-powered chip design from both the attack and defense perspectives.
AB - Chip design is about to be revolutionized by the integration of large language, multimodal, and circuit models (collectively LxMs). While exploring this exciting frontier with tremendous potential, the community must also carefully consider the related security risks and the need for building trust into using LxMs for chip design. First, we review the recent surge of using LxMs for chip design in general. We cover state-of-the-art works for the automation of hardware description language code generation and for scripting and guidance of essential but cumbersome tasks for electronic design automation tools, e.g., design-space exploration, tuning, or designer training. Second, we raise and provide initial answers to novel research questions on critical issues for security and trustworthiness of LxM-powered chip design from both the attack and defense perspectives.
KW - Electronic Design Automation
KW - Hardware Security
KW - Integrated Circuits
KW - Large Language Models
UR - http://www.scopus.com/inward/record.url?scp=85206195250&partnerID=8YFLogxK
UR - http://www.scopus.com/inward/citedby.url?scp=85206195250&partnerID=8YFLogxK
U2 - 10.1109/ISVLSI61997.2024.00076
DO - 10.1109/ISVLSI61997.2024.00076
M3 - Conference contribution
AN - SCOPUS:85206195250
T3 - Proceedings of IEEE Computer Society Annual Symposium on VLSI, ISVLSI
SP - 385
EP - 390
BT - 2024 IEEE Computer Society Annual Symposium on VLSI
A2 - Thapliyal, Himanshu
A2 - Becker, Jurgen
PB - IEEE Computer Society
Y2 - 1 July 2024 through 3 July 2024
ER -